# Analysis and Design of a CMOS Bidirectional Passive Vector-Modulated Phase Shifter

Peng Gu<sup>®</sup>, Graduate Student Member, IEEE, Dixian Zhao<sup>®</sup>, Member, IEEE, and Xiaohu You<sup>®</sup>, Fellow, IEEE

Abstract—This paper presents a passive vector-modulated phase shifter (VMPS). The passive X-type attenuator consisting of digitally controlled transistor-array units is employed to perform the phase-invertible gain tuning, and thus enables phase shift in all four quadrants. The Wilkinson-like power combiner is utilized to sum up the quadrature signals and avoid impedance mismatches. Analysis proves that the proposed passive VMPS can provide consistent phase-shift performance for bidirectional operation. The proof-of-concept VMPS is implemented in 40-nm CMOS technology and occupies a core chip area of 0.15 mm². Measured results prove that it can provide consistent bidirectional 6-bit phase-shift operation, with accurate phase tuning (i.e., RMS phase error < 2.4°) and low gain error (i.e.,  $\pm$  0.6 dB) over the whole 70–90 GHz band.

*Index Terms*—CMOS, E band, gain tuning, millimeter-wave (mm-Wave), phase shifter, phased array, vector-modulated phase shifter, X-type attenuator.

### I. INTRODUCTION

THE increasing demand for high-data-rate wireless links has driven the development of the millimeter-wave (mm-Wave) communications in E band, such as the high-density fixed wireless services [1] and the satellite communications [2]. To simultaneously enable high-speed link, flexible signal coverage and interference tolerance, high-performance phased-array transceivers are required [3], [4].

In each element of a phased-array system, the phase shifter is employed for performing beamforming and spatial filtering. Both the active and passive phase shifters have been used to accomplish phase tuning in the phased-array systems [5]–[11]. The switched-type phase shifter (STPS) and reflective-type phase shifter (RTPS) are the most commonly used passive phase shifter topologies. As shown in Fig. 1(a), the STPS usually consists of cascaded phase shifting units, in order to cover a large phase-shift range with high resolution [12]–[14]. However, too many cascaded transistors in signal path will introduce high loss. Besides, the loss variation among the phase-shifting states has to be carefully compensated. For instance, the variable gain amplifier (VGA) is used to compensate for the gain variations in [15]. Compared with the

Manuscript received October 31, 2020; revised December 15, 2020; accepted December 30, 2020. Date of publication January 14, 2021; date of current version March 8, 2021. This work was supported in part by the National Key Research and Development Program of China under Grant 2019YFB1803000. This article was recommended by Associate Editor P. Rombouts. (Corresponding author: Dixian Zhao.)

The authors are with the National Mobile Communication Research Laboratory, School of Information Science and Engineering, Southeast University, Nanjing 210096, China, and also with the Purple Mountain Laboratories, Nanjing 211100, China (e-mail: dixian.zhao@seu.edu.cn).

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TCSI.2020.3048816.

Digital Object Identifier 10.1109/TCSI.2020.3048816

multi-bit high-resolution STPS, the RTPS has relatively low loss while ensuring high phase-shift resolution. As depicted in Fig. 1(b), the RTPS consists of a 3dB quadrature coupler and two tunable reflective loads to perform phase tuning, and its phase-shift range depends on the impedance tuning range of the reflective loads. To achieve full 360° phase-shift range, multi-resonance loads are required. The dual-resonated loads enabling high phase-shift range for RTPS are reported in [16], [17]. In [18], the transformer-based multi-resonance loads are adopted, contributing to over 360° phase-shift range. However, the impedance of a multi-resonance load is highly dependent on the operation frequency, which leads to inherently narrow band nature of the RTPS. The dual-voltage control method can be employed to enhance the operation bandwidth, but with the penalty of high control complexity [18], [19].

As shown in Fig. 1(c), the vector-modulated phase shifter (VMPS) consists of a 3dB quadrature coupler, two gain tuning blocks and a combining network to sum up the in-phase (I) and quadrature (Q) signals. By employing phase-invertible gain tuning blocks, the VMPS can provide fully 360° phase-shift range, covering all four quadrants. The active VMPS employing the VGA as the gain tuning block can provide power gain and thus compensate for the loss introduced by the passive components [20]–[25], but at the penalty of DC power consumption. The linearity of the active VMPS is limited by the linear output of the VGA, and the overall linear output power suffers from an inherent 3 dB loss from the combiner. In contrast, the passive VMPS has the advantage of zero DC power. Although the passive loss is relatively high, it can be compensated by a single amplifier, which would consume less DC power than the two VGAs. Also, unlike the VGA in the active VMPS, the linear output power of the compensation amplifier following the passive VMPS will not be affected. The passive VMPSs with different gain tuning structures have been investigated. In [26], [27], the reflective-type attenuator (RTA) is employed to achieve the phase-invertible gain tuning for the VMPS. However, the coupler-based RTA usually occupies large area, leading to bulky chip size. In addition, the analog control method of the RTA is inconvenient for the digitally-controlled beamforming of the phased-array systems. In [28], [29], the T-/PI-type attenuators are utilized for gain tuning, and the phase inverting operation is performed by an extra sign-select combining amplifier, which introduces extra DC power consumption. Recently, the switch-based X-type attenuator enabling both digital gain control and phase inverting operation is adopted for the design of VMPS in [30], [31]. Although they can provide accurate phase shift in the target

1549-8328 © 2021 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 1. Block diagrams of (a) the switched-type phase shifter (STPS), (b) the reflective-type phase shifter (RTPS) and (c) the vector-modulated phase shifter (VMPS)

bands, the control codes have to be optimized for different frequencies in their bands, which increases control complexity. Besides, for the design of the VMPS employing the X-type attenuator, only a qualitative, first-order description has been addressed. And, the two commonly used combining topologies, including the current combining and the power combining topologies, which have different combining behaviors, are not discussed.

In this paper, an in-depth, thorough analysis of the passive VMPS utilizing the X-type attenuator is presented. For the X-type attenuator, the derivations of its transmission and reflection behaviors, and the modeling of gain errors across process, voltage and temperature (PVT) variations are carried out, guiding the optimizations of the gain tuning block. For the combining block, the behaviors of both the current and power combining topologies are analyzed and compared, in order to determine a suitable combining topology for the passive VMPS. The forward and backward phase shifting modes are discussed, indicating that the proposed passive VMPS can provide consistent phase-shift performance for bidirectional operation. The proof-of-concept VMPS is implemented in 40-nm CMOS technology. Measured results prove that it can achieve ultra-broadband (i.e., 70-90 GHz) bidirectional 6-bit phase shift, with low RMS phase error (i.e., < 2.4°) and low gain error (i.e.,  $\pm$  0.6 dB). Besides, the control codes are consistent over the whole 70-90 GHz band, without the need of frequency-dependent compensations or look-up tables.

This paper is organized as follows. Section II presents the thorough analysis of the X-type attenuator. Section III compares the current and power combining topologies and demonstrates the bidirectional operation of the passive VMPS. In Section IV, the design details of the passive VMPS are presented, where the 2-bit control method are proposed, with extra degree of freedom to control the VMPS. Finally, the measured results are depicted and discussed, in Section V.

# II. GAIN TUNING BLOCK

The bidirectional passive VMPS requires a passive gain tuning block to weight both the I and Q signals, and provide



Fig. 2. (a) Schematic of the X-type attenuator utilizing analog-controlled transistors. (b) Schematic of the X-type attenuator using transistor array for direct-digital control. (c) Equivalent model of the X-type attenuator.

phase inverting operation so as to support full  $360^{\circ}$  phase shift.

# A. X-Type Attenuator

As shown in Fig. 2(a), the X-type attenuator commonly consists of cross-connected transistors  $M_{1-4}$ , with the same size. These transistors operate in the deep triode region and can provide tunable resistance by changing the gate control voltage [32]. To enable a balanced differential signal,  $M_1$  and  $M_4$  share the same gate control voltage  $V_1$ , and  $V_2$  and  $V_3$  share the same gate control voltage  $V_2$ . The unwanted parasitic capacitance of the transistors may affect the gain tuning performance. In fact, by simply adding the two shunt inductors  $V_1$  and  $V_2$  (shown in Fig. 2a), the transistor parasitic capacitance can be resonated out. To enable direct-digital control for the X-type attenuator, the multi-unit transistor array with digital control can be adopted (see Fig. 2b).

Fig. 2(c) depicts the equivalent circuit model of the X-type attenuator for investigating the transmission and reflection behaviors. The  $Y_1$ ,  $Y_2$  and  $Y_3$  representing the admittances of the devices are adopted for a universal and concise analysis. For the four-port circuit shown in Fig. 2(c), the Y-parameter matrix is

$$Y_{4P} = \begin{bmatrix} Y_1 + Y_2 + Y_3 & -Y_3 & -Y_1 & -Y_2 \\ -Y_3 & Y_1 + Y_2 + Y_3 & -Y_2 & -Y_1 \\ -Y_1 & -Y_2 & Y_1 + Y_2 + Y_3 & -Y_3 \\ -Y_2 & -Y_1 & -Y_3 & Y_1 + Y_2 + Y_3 \end{bmatrix}$$

$$(1)$$

In Fig. 3(a) and 3(b), the four-port and two-port models of the X-type attenuator are shown. The voltage and current settings of each port are marked. Consider the relationships of the voltage, current and Y-parameter matrix between the four-port



Fig. 3. (a) 4-port network model and the voltage and current settings. (b) 2-port network model and the voltage and current settings. (c) Relationships of the voltage, current and the Y-parameter matrix between the 4-port and 2-port networks.

and two-port networks, as shown in Fig. 3(c), the Y-parameters of the two-port model can be calculated

$$Y_{2P} = \begin{bmatrix} \frac{1}{2} (Y_1 + Y_2 + 2Y_3) & \frac{1}{2} (-Y_1 + Y_2) \\ \frac{1}{2} (-Y_1 + Y_2) & \frac{1}{2} (Y_1 + Y_2 + 2Y_3) \end{bmatrix}$$
(2)

Further, the S-parameters of the attenuator can be calculated by using the transformation from Y-parameters to S-parameters

$$S = \frac{1}{[1 + (Y_1 + Y_3) Z_L][1 + (Y_2 + Y_3) Z_L]} \times \begin{bmatrix} 1 - (Y_1 + Y_3) (Y_2 + Y_3) Z_L^2 & (Y_1 - Y_2) Z_L \\ (Y_1 - Y_2) Z_L & 1 - (Y_1 + Y_3) (Y_2 + Y_3) Z_L^2 \end{bmatrix}$$
(3)

where  $Z_L$  represents the load impedance of the attenuator. Consider the simplified model of the transistors and inductors, then the admittance  $Y_1$ ,  $Y_2$  and  $Y_3$  can be simply calculated by

$$Y_1 = 1/R_1 + j\omega C_{\text{par}}$$

$$Y_2 = 1/R_2 + j\omega C_{\text{par}}$$

$$Y_3 = -j/\omega L$$
(4)

where  $R_1$  and  $R_2$  represent the tunable resistance of the transistors and  $C_{\rm par}$  is the parasitic capacitance. For simplicity, we assume that the parasitic capacitance is the same for  $Y_1$  and  $Y_2$ , and its value is invariant when the resistance is tuned. Considering (3) and (4), the frequency-dependent S-parameters can be calculated

$$S_{21} = S_{12} = \frac{Z_L (1/R_1 - 1/R_2)}{[1 + Z_L/R_1 + jf(\omega)][1 + Z_L/R_2 + jf(\omega)]}$$

$$S_{11} = S_{22} = \frac{1 - [Z_L/R_1 + jf(\omega)][Z_L/R_2 + jf(\omega)]}{[1 + Z_L/R_1 + jf(\omega)][1 + Z_L/R_2 + jf(\omega)]}$$
(5)

where

$$f(\omega) = Z_L \left(\omega C_{par} - 1/\omega L\right)$$
 (6)



Fig. 4. Calculated contour lines of (a)  $S_{11}$  and (b)  $S_{21}$  when  $r_1$  and  $r_2$  are varied.

The imaginary part  $f(\omega)$  causes variant S-parameters versus frequency. Consider the resonance at the center frequency  $\omega_0$ 

$$L = 1/\omega_0^2 C_{\text{par}} \tag{7}$$

then (6) can be rewritten

$$f(\omega) = Z_L C_{par} \left(\omega - \omega_0^2 / \omega\right)$$
 (8)

In fact, based on the  $S_{21}$  in (5), the fluctuation of gain versus frequency is negligible when  $f(\omega) << 1$ , which can usually be satisfied over a wide band. Besides, according to (8), a low  $C_{\rm par}$  leads to a flat  $f(\omega)$  around 0, which means the bandwidth can be enhanced if  $C_{\rm par}$  (mainly decided by the technology) is reduced.

Then, consider the S-parameters at the center frequency

$$S_{21} = S_{12} = \frac{Z_L (1/R_1 - 1/R_2)}{(1 + Z_L/R_1) (1 + Z_L/R_2)}$$

$$S_{11} = S_{22} = \frac{1 - (Z_L/R_1) (Z_L/R_2)}{(1 + Z_L/R_1) (1 + Z_L/R_2)}$$
(9)

To ensure impedance matching,  $S_{11}$  and  $S_{22}$  should be zero, leading to

$$R_1 R_2 = Z_L^2 (10)$$

For calculation convenience,  $R_1$  and  $R_2$  are normalized to  $Z_L$ , which is defined as

$$r_1 = R_1/Z_L$$
  
 $r_2 = R_2/Z_L$  (11)

Then the S-parameters in (9) can be simplified

$$S_{11} = S_{22} = \frac{r_1 r_2 - 1}{(1 + r_1)(1 + r_2)}$$

$$S_{21} = S_{12} = \frac{r_2 - r_1}{(1 + r_1)(1 + r_2)}$$
(12)

Fig. 4(a) and 4(b) depict the calculated contour lines of the  $S_{11}$  and  $S_{21}$  (in decibel) using (12), so as to clearly present the transmission and reflection behaviors when  $r_1$  and  $r_2$  are tuned. As shown in Fig. 4(b), the attenuation level increases when  $r_1$  and  $r_2$  get close, and the maximum attenuation is achieved when  $r_1 = r_2$ . The phase of  $S_{21}$  is 0° when  $r_1 < r_2$  and is inverted (i.e., 180°) when  $r_1 > r_2$ . In Fig. 4(a), it can be found that perfect impedance matching can be achieved when  $r_1r_2 = 1$  (i.e., the ideal case marked by the dotted line), even

the attenuation level is variant. Therefore, in practical design,  $r_1$  and  $r_2$  should be tuned to satisfy  $r_1r_2 = 1$ , in order to achieve phase-invertible gain tuning and impedance matching simultaneously. For the VMPS to achieve a phase shift  $\theta$  with linear tuning step, the corresponding attenuation of the I- and Q-path attenuators should be independently tuned to satisfy

$$G_I = G_0 + 20 \log_{10} (\cos \theta)$$
  
 $G_O = G_0 + 20 \log_{10} (\sin \theta)$  (13)

where  $G_0$  represents the insertion loss of the X-type attenuator. Considering (12) and (13), the target  $r_1$  and  $r_2$  for both the I- and Q-path attenuators can be worked out for each phase state.

# B. Modeling and Optimization of Gain Variation

The PVT variations will affect the transistor parameters and thus deteriorate the gain tuning performance. To provide robust and consistent gain and phase shifting performance for the passive VMPS, the X-type attenuator should have the least gain variation across different corners. Therefore, it is necessary to investigate the gain variation behavior of the X-type attenuator.

For the impact of the corner variations on the transistor, consider both the resistance and capacitance variations will lead to an accurate model. The error factors  $\varepsilon$  and  $\varepsilon_C$  are introduced, and the parameters with corner variations are now given by

$$R_{1,\text{err}} = (1 + \varepsilon) R_1$$
  
 $R_{2,\text{err}} = (1 + \varepsilon) R_2$   
 $C_{\text{par,err}} = (1 + \varepsilon_C) C_{\text{par}}$  (14)

Note that the error factors could be negative or positive. In (14), the two resistors share the same error factor, considering that the transistors are usually close to each other in the design and they will exhibit similar variation behaviors. Besides, for simplicity, the  $Z_L$  is assumed to remain the same under different corners. Consider (5), (6), (11) and (14), then the  $S_{21}$  with errors is given by (15), as shown at the bottom of the page,

$$f_e = \varepsilon_C \omega_0 C_{\text{par}} Z_L \tag{16}$$

Dependent on the used technology,  $\varepsilon_C$  is typically less than 0.1 and  $\omega_0 C_{\text{par}} Z_L$  is usually < 1, thus  $f_e$  << 1 can be satisfied and the imaginary part in (15) can be ignored, leading to

$$S_{21,err} = \frac{(1+\varepsilon)(r_2 - r_1)}{[1+(1+\varepsilon)r_1][1+(1+\varepsilon)r_2]}$$
(17)

Then, the gain variation can be calculated and simplified as

$$\Delta S_{21} = \frac{S_{21,err}}{S_{21}} = 1 / \left[ 1 + \frac{\varepsilon r_1 r_2 - \varepsilon / (1 + \varepsilon)}{(1 + r_1)(1 + r_2)} \right]$$
 (18)



Fig. 5. Calculated  $\Delta S_{21}$  versus the error factor  $\varepsilon$ , when  $r_1r_2 = 1$  is satisfied.



Fig. 6. Calculated contour lines of  $\Delta S_{21}$  for (a)  $\varepsilon=10\%$ , (b)  $\varepsilon=-10\%$ , (c)  $\varepsilon=20\%$  and (d)  $\varepsilon=-20\%$ , respectively.

As indicated by (18), the gain variation depends on  $\varepsilon$ ,  $r_1$  and  $r_2$ . To achieve zero gain error, (18) should be 1, leading to

$$r_1 r_2 = 1/(1+\varepsilon) \tag{19}$$

Thus, the product of  $r_1$  and  $r_2$  has to change when  $\varepsilon$  varies, in order to ensure zero gain variation. Although it is hard to achieve zero gain variation with a variant  $\varepsilon$  (e.g., variant operation temperature), the gain variation could be sufficiently small if the values of  $r_1$  and  $r_2$  are properly set. Fig. 5 shows the calculated  $\Delta S_{21}$  when  $r_1r_2=1$  is satisfied. The gain variation has the maximum value when  $r_1=r_2=1$ , and it remains less than 0.11 dB even the error factor  $\varepsilon$  reaches  $\pm$  20%, indicating robust gain tuning performance. In practice, the condition  $r_1r_2=1$  is not always satisfied and it is necessary to further evaluate the gain error when  $r_1r_2\neq 1$ .

$$S_{21,err} = \frac{(1+\varepsilon)(r_2 - r_1)}{[1+(1+\varepsilon)r_1 + if_e(1+\varepsilon)r_1][1+(1+\varepsilon)r_2 + if_e(1+\varepsilon)r_2]}$$
(15)



Fig. 7. Equivalent circuit of the current combining topology and (b) the reflected voltage waves. (c) Equivalent circuit of the power combining topology and (d) the reflected voltage waves.

Fig. 6(a)–(d) depict the calculated contour lines of  $\Delta S_{21}$ , when  $r_1$  and  $r_2$  are varied from 0.01 to 100, and  $\varepsilon$  is set to 10%, -10%, 20% and -20%, respectively. As expected, the contour lines will become dense when the absolute value of  $\varepsilon$  gets large, implying that high resistance variation leads to large gain error. Besides, it can be observed that a low gain error can be ensured as long as  $r_1r_2$  is close to 1.

The above analysis suggests that in order to ensure impedance matching and minimize gain error while tuning the gain,  $r_1r_2 = 1$  should be satisfied. In consequence, for the digitally-controlled transistor array, an accurate and flexible resistance tuning is in demand to ensure  $r_1r_2 = 1$ .

# III. COMBINING BLOCK

The VMPS requires a combining block to sum up the I and Q signals, so as to achieve a desired phase shift after combining. Two combining topologies are commonly used, which are the current and the power combining topologies, as shown in Fig 7. Since the two topologies exhibit different characteristics, they should be carefully selected when designing the VMPS.

### A. Current Combining Vs. Power Combining

Fig. 7(a) shows the simplified model of the current combining topology. This topology directly connects the I- and Q-path outputs, and generates the combining output at the center tap. Assume the output impedances of the I and Q paths are identical and equal to  $Z_{SW}$ (assumed as a pure real value). The load impedance ensuring maximum power transmission is  $Z_{SW}/2$ . For this three-port network, the S-parameter matrix can be calculated [33]

$$S_C = \begin{bmatrix} -1/2 & 1/2 & 1/\sqrt{2} \\ 1/2 & -1/2 & 1/\sqrt{2} \\ 1/\sqrt{2} & 1/\sqrt{2} & 0 \end{bmatrix}$$
 (20)

To investigate the behavior of the current combining network when it is adopted for the VMPS, excitations with quadrature phases are applied at port 1 and 2. Assume that  $a_1$  and  $a_2$  are the incident voltage waves of the two ports, and  $b_1$ ,  $b_2$  and  $b_3$  represent the reflected voltage waves, as shown in Fig.7(a). The phase difference between  $a_1$  and  $a_2$  is 90°. Then, define the ratio of the two waves as

$$j\gamma = a_2/a_1 \tag{21}$$

where  $\gamma$  is a pure real value. Considering (20) and (21), the reflected voltage waves can be calculated

$$\begin{bmatrix} b_1 \\ b_2 \\ b_3 \end{bmatrix} = S_C \begin{bmatrix} a_1 \\ a_2 \\ 0 \end{bmatrix} = \begin{bmatrix} (-a_1 + a_2)/2 \\ (a_1 - a_2)/2 \\ (a_1 + a_2)/\sqrt{2} \end{bmatrix} = \begin{bmatrix} (-1 + j\gamma) a_1/2 \\ (1 - j\gamma) a_1/2 \\ (1 + j\gamma) a_1/\sqrt{2} \end{bmatrix}$$
(22)

For  $b_3$  at the output port, define the combining gain

$$G_C = 10 \lg \frac{|b_3|^2}{|a_1|^2} = 10 \lg (1 + \gamma^2) - 3$$
 (23)

Also, define the ideal lossless combining gain

$$G_{Ideal} = 10 \lg \frac{|a_1|^2 + |a_2|^2}{|a_1|^2} = 10 \lg \left(1 + \gamma^2\right)$$
 (24)

Comparing (23) and (24), it can be found that the current combining topology suffers from an inherent 3 dB loss, which means only half of the input power is delivered to the output port. The other half of power is reflected by the network, with a quarter of the power to port 1 and a quarter to port 2, which is predicted by (22) (i.e.,  $b_1$  and  $b_2$ ). Fig. 7(b) demonstrates the reflected voltage waves in detail. The reflected voltage wave to port 3 is the desired phase shifting output, and the reflected voltage waves to port 1 and 2 will continue their transmission through the attenuators and the coupler, and finally reach the input and isolated ports of the coupler. Thus, for the phase shifter in Fig. 7(b), when excitation is applied at the coupler input, reflection will be observed there, indicating input impedance mismatch. For example, the  $S_{11}$ at the input port is -6 dB (i.e., a quarter of the input power reflected) when the blocks in Fig. 7(b) are lossless. Further, when the I-/Q-path attenuation is tuned, the reflected voltage wave at the coupler input (or equivalently,  $S_{11}$ ) will have variant amplitude and phase, which makes the input impedance dependent on the gain settings and thus phase settings. This would cause degradation of phase shift accuracy, since the impedance matching performance is inconsistent in different phase states.

Fig. 7(c) shows the simplified model of the power combining topology, where the I and Q signals are summed up by a Wilkinson power combiner. For this combining network, the S-parameter matrix is [33]

$$S_P = \begin{bmatrix} 0 & 0 & -j/\sqrt{2} \\ 0 & 0 & -j/\sqrt{2} \\ -j/\sqrt{2} & -j/\sqrt{2} & 0 \end{bmatrix}$$
 (25)

Similarly, excitations with quadrature phases are applied at port 1 and 2, and the reflected voltage waves can be calculated

$$\begin{bmatrix} b_1 \\ b_2 \\ b_3 \end{bmatrix} = S_P \begin{bmatrix} a_1 \\ a_2 \\ 0 \end{bmatrix} = \begin{bmatrix} 0 \\ 0 \\ -j (a_1 + a_2) / \sqrt{2} \end{bmatrix}$$
$$= \begin{bmatrix} 0 \\ 0 \\ -ja_1 (1 + j\gamma) / \sqrt{2} \end{bmatrix}$$
(26)

For  $b_3$  at the output port, the combining gain (in decibel) is

$$G_P = 10 \lg \frac{|b_3|^2}{|a_1|^2} = 10 \lg \left(1 + \gamma^2\right) - 3$$
 (27)

which is same as (23). Thus, the power combining topology only delivers half the input power to the output port as well, with the other half dissipated on the isolation resistor. Besides, as indicated by (26), the reflected voltage waves at the two input ports remain zero, thanks to the perfect impedance matching and the ideal isolation. In consequence, for the phase shifter in Fig. 7(d), no reflection will be observed at the input port, and thus the input impedance is invariant when the I-/Q-path attenuation is tuned.

Based on the above analysis, conclusions can be drawn when the two combining topologies are adopted for the VMPS. (1) The two topologies both inherently introduce 3 dB loss after combining; (2) The current combining topology suffers from impedance mismatch at the two combiner input ports, which causes variant input impedance for the passive VMPS. In practice, the current combining topology is attractive due to its compact area and low loss. It is commonly adopted in the design of active VMPSs, since the VGAs can provide sufficient reverse isolation and thus the reflected voltage waves have negligible impact on former circuit stages. In this work, to avoid the impedance variance at the phase shifter input and thus enhance the phase shift accuracy, the power combining topology is preferred.

### B. Bidirectional Phase Shifting

The passive VMPS can provide bidirectional phase-shift operations, as shown in Fig 8. Note that in this work, the phase-shift operation with the input at the coupler and the output at the combiner (see Fig. 8(a)) is referred to as forward phase shifting mode, and the backward phase shifting mode has a reverse signal flowing direction (see Fig. 8(b)).

For the forward phase shifting mode, the input signal is split to the I and Q signals by the coupler. Then, the I/Q signal is weighted by the digitally controlled attenuator and final summed up by the power combiner. By tuning the attenuation of the I/Q attenuator, the desired phase shift can be generated at the output port. According to the analysis in Section III-A, the forward phase shifting mode will introduce an inherent 3dB loss, with the power dissipated on the isolation resistor in the combiner, as shown in Fig. 8(a).

The backward phase shifting mode is shown in Fig. 8(b). The input signal is split into two identical signals by the power combiner (splitter), and then weighted by the passive attenuators. The 3dB quadrature coupler sums up the two



Fig. 8. Block diagrams of the bidirectional VMPS operating in (a) the forward phase shifting mode and (b) the backward phase shifting mode.



Fig. 9. Schematic of the proposed passive VMPS.

signals and generates the desired phase shift at the output port. Phase tuning is achieved by changing the amplitude ratio of I and Q signals, similar as the forward operation mode. Caused by the coupler-performed combining, the backward operation mode will also introduce an inherent 3dB loss, with the power dissipated on the isolation resistor in the coupler (see Fig. 8(b)). Thus, it can be concluded that the proposed passive VMPS can provide consistent bidirectional phase-shift operation.

# IV. CIRCUIT IMPLEMENTATION

The schematic of the proposed passive VMPS is shown in Fig. 9. The couple-line coupler is employed to generate the quadrature signals. It is implemented by vertically coupled microstrip lines using the top two metal layers to reduce loss. The coupling factor (CF) between the two microstrip lines is carefully adjusted to about 0.707, so as to generate broadband quadrature signals. According to the ADS momentum simulation, the stand-alone coupler introduces approximately 0.8 dB insertion loss at 80 GHz for the quadrature signals, and



Fig. 10. Floorplan of the transistor array.

exhibits 50  $\Omega$  characteristic impedance. The amplitude and phase errors between the I and Q signals are less than 0.2 dB and 2° across 70–90 GHz, indicating broadband amplitude and phase balance. Following the coupler, two transformer-based baluns  $XF_1$  and  $XF_2$  are utilized for impedance matching and also for the single-ended to differential signal conversions. The simulated insertion loss is 1.2 dB at 80 GHz.

For the design of the digitally controlled X-type attenuator, the total transistor width is first determined. Under the circumstance that  $Z_L$  equals to 50  $\Omega$ , the total width is tuned to achieve good impedance matching and also ensure low parasitic capacitance. The total width is divided among 6 transistors, with the minimum width of 0.7  $\mu$ m, as shown in Fig. 9. Note that more transistor units can provide better tuning accuracy, and the number of transistor unit is limited by the minimum transistor size of the technology. The floorplan of the transistor array is shown in Fig. 10. The transistors are placed close to each other and are set to have the same width per finger, so that they will experience similar PVT variations, which is beneficial for ensuring low gain error. Also, the interconnects are implemented by the top two metal lines to reduce loss. The simulated loss of the switch array is 3.8 dB at 80 GHz and drops when frequency increases. The design of the two resonating inductors are absorbed in the former and latter matching transformers.

At the outputs of the I- and Q-path attenuators, the  $XF_3$  and  $XF_4$  are utilized to accomplish impedance matching and perform differential to single-ended signal conversions. A simulated 1.2 dB loss is introduced at 80 GHz. The single-ended I- and Q-path outputs are summed-up by the Wilkinson-like power combiner. As shown in Fig. 9, the two  $\lambda/4$  transmission lines in the combiner are accomplished by the lumped capacitors and inductors, based on the lumped model of the transmission line, so as to reduce area. The loss of the combiner is about 0.5 dB at 80 GHz.

In Fig. 11, two control methods of the transistor unit are shown, including the conventional 1-bit control and the proposed 2-bit control. The conventional method utilizes only 1-bit digital signal to control the unit, with one pair of transistors (e.g.,  $M_1$  and  $M_4$ ) turned on and the other (e.g.,  $M_2$  and  $M_3$ ) turned off. Then, the 6 units are controlled by 6 bits and generate 32 phase-invertible gain tuning states (i.e., a total of 64 states). In this case,  $r_1$  and  $r_2$  are dependent on each other and cannot always satisfy  $r_1r_2 = 1$  in different attenuation levels, leading to variant impedance matching. To deal with this issue, the 2-bit control method is



Fig. 11. Schematic of a transistor-array unit with (a) the conventional 1-bit control and (b) the proposed 2-bit control.



Fig. 12. Simulated gain tuning states presenting in the contour charts of (a)  $S_{11}$  and (b)  $S_{21}$ , with the conventional and the proposed control methods.

proposed, as shown in Fig. 11(b), which provides independent control for the two pairs of transistors. Thus, a more flexible resistance tuning can be achieved by the 6-unit transistor array. Fig. 12 depicts the simulated gain states in the  $S_{11}$ and  $S_{21}$  contour charts, with the 2-bit control method. A total of 4096 (i.e., 2<sup>12</sup>) states are available, and by properly setting the 12-bit control codes, it is possible to achieve the target attenuation level while ensuring  $r_1r_2$  close to 1. For each of the 64 phase states, the target attenuation level of the I/Q attenuator is determined by (13), and the related control codes (each 12 bits for I and Q paths) are decided. Therefore, a total of 24 bits are utilized to control the proposed VMPS, with 64 states selected for a 6-bit phase-shift resolution. Note that due to the limited resistance tuning accuracy and flexibility of the transistor array,  $r_1r_2$  close to 1 instead of  $r_1r_2 = 1$ is implemented, causing degradation in phase shift accuracy, but the accuracy is sufficiently high for the 6-bit phase shifter. In Fig. 13, the simulated  $S_{21}$  and  $S_{11}$  using the conventional 12-bit and the proposed 24-bit control methods are compared. The conventional 12-bit control provides 4096 possible states, and a sub-selection of the states can support accurate 6-bit phase shift, but with relatively high gain variation (i.e., 1 dB) and variant matching performance among the phase states. With the 24-b control, the gain variation can be reduced to only 0.3 dB and a relatively consistent input matching is achieved, thanks to the flexible resistance tuning.

To evaluate the impact of PVT variations, the phase shifter performance versus frequency is simulated under different corners, as shown in Fig. 14. The RMS phase error remains less than 2.7° and the maximum gain error is less than 1.1 dB across 70–90 GHz, implying robust phase shifting performance. Besides, to investigate the performance variation



Fig. 13. Simulated (a)  $S_{21}$  and (b)  $S_{11}$  at 80 GHz, using the conventional and the proposed control methods.



Fig. 14. Simulated (a) RMS phase error and (b) maximum gain error under different corners.



Fig. 15. Monte Carlo results of (a)  $S_{21}$  and (b)  $S_{11}$  at 80 GHz for all the 64 phase shifting states, each with 200 samples.

in the presence of random variation (including both process and mismatch statistical variations), Monte Carlo simulation is performed for all the 64 phase shifting states at 80 GHz, each with 200 samples. The simulated  $S_{21}$  in polar chart are shown in Fig. 15(a). For each state, the gain/phase variation among the samples is less than  $\pm 0.32 \text{dB}/\pm 1.35^\circ$ , which is sufficiently low and tolerable for the proposed 6-bit phase shifter. In Fig. 15(b),  $S_{11}$  has negligible variation in the presence of random variation, indicating robust impedance matching.

## V. MEASUREMENT RESULTS

The passive VMPS prototype is implemented in 40-nm CMOS technology. The micrograph of the chip is shown



Fig. 16. Microphoto of the passive VMPS (core area: 0.15 mm<sup>2</sup>).



Fig. 17. Block diagram of the measurement setup.



Fig. 18. Measured (a) relative phase (forward mode shown) and (b) RMS phase error of the 64 phase-shift states.

in Fig. 16, with a core chip area of 0.15 mm<sup>2</sup>. The chip has been measured on a high-frequency probe station. The measurement setup is shown in Fig. 17. The vector network analyzer and probes operating up to 90 GHz are utilized to measure the S-parameters. Probe-tip calibration is performed by using the short-open-load-through (SOLT) calibration method. The phase state of the chip is automatically controlled by a computer, with the aid of a field-programmable gate array (FPGA).

In Fig. 18(a), the relative phases of the 64 phase-shift states are shown, covering the whole 360° phase-shift range with approximately 5.625° phase-shift step. The RMS phase errors for both the forward and backward operation modes are shown in Fig. 18(b). As depicted, the RMS phase error has a maximum value of 2.4° over the measured 70–90 GHz band, implying broadband and accurate phase-shift operation.

| Reference                           | This work            | [31]                 | [30]              | [26]            | [29]                 | [34]              | [35]              | [36]              | [20]              |
|-------------------------------------|----------------------|----------------------|-------------------|-----------------|----------------------|-------------------|-------------------|-------------------|-------------------|
| Technology                          | 40-nm<br>CMOS        | 65-nm<br>CMOS        | 40-nm<br>CMOS     | 0.18-μm<br>CMOS | 55-nm<br>BiCMOS      | 65-nm<br>CMOS     | 130-nm<br>BiCMOS  | 130-nm<br>BiCOMS  | 28-nm<br>CMOS     |
| Gain tuning topology                | X-type<br>attenuator | X-type<br>attenuator | X-type attenuator | RTA             | STA +<br>sign-select | VGA               | VGA               | VGA               | VGA               |
| Combining topology                  | Power combining      | Current combining    | Power combining   | Power combining | Current combining    | Current combining | Current combining | Current combining | Current combining |
| Frequency (GHz)                     | 70-90                | 21-30                | 57-66             | 22-26           | 71-76                | 2-20              | 26-28             | 76-95             | 80.2-96.8 *       |
| Phase step (°)                      | 5.625                | 0.8                  | 5.625             | 22.5            | 5.625                | 22.5              | 11.25             | 11.25             | 22.5              |
| RMS phase error (°)                 | < 2.4                | ~ 0.88               | N/A               | < 1.5           | < 2.1                | < 1.22            | < 4               | < 11              | < 11.9            |
| Average gain at f <sub>0</sub> (dB) | -15.1                | 12.2**               | -11               | -15.3           | -1                   | -4.25             | -0.5              | -4 ***            | 0.83              |
| Gain variation (dB)                 | ± 0.6                | ± 0.5                | ± 1.5             | ± 0.8           | ± 0.8 ***            | ± 0.75            | ± 0.5 ***         | ± 2.5 ***         | ± 2.3 ***         |
| Frequency -independent control      | Yes                  | No                   | No                | Yes             | Yes                  | Yes               | Yes               | Yes               | Yes               |
| P <sub>DC</sub> (mW)                | 0                    | 0                    | 0                 | 0               | 12.8                 | 92                | 23                | 28                | 21.6              |
| Core chip area (mm²)                | 0.15                 | N/A                  | N/A               | 0.31            | 0.38                 | 2.16 ****         | 0.48              | N/A               | 0.06              |

 ${\bf TABLE~I}$  Comparison of the Prior-Art Vector-Modulated Phase Shifters

<sup>\* 3</sup>dB bandwidth. \*\*Including amplifier gain. \*\*\* Estimated from figures. \*\*\*\* Chip area including pads.



Fig. 19. Measured (a)  $S_{21}$  (forward mode shown) and (b) maximum gain error of the 64 phase-shift states.



Fig. 20. Measured (a)  $S_{11}$  and (b)  $S_{22}$  of the 64 phase-shift states.

Besides, the RMS phase errors are similar for both the forward and backward operation modes, ensuring relatively consistent performance for bidirectional operation. It is worth noting that the control codes for the depicted 64 states are consistent over the measured band. Any frequency-dependent compensations or look-up tables are not necessary.

Fig. 19(a) shows the measured  $S_{21}$  of the 64 phase-shift states. The average insertion loss is 15.1 dB at 80 GHz. The amplitude response is relatively flat with an average slope of 0.1 dB/GHz, and thus the phase shifter can be adopted for various applications in the 70–90 GHz band. In Fig. 19(b), the maximum gain errors among the 64 phase-shift states for both the forward and backward operation modes are shown. As revealed, the maximum gain error remains less than  $\pm$  0.6 dB across the 70–90 GHz band, which can greatly ease the phase and amplitude calibrations of the phased-array system.

In Fig. 20, the measured  $S_{11}$  and  $S_{22}$  for all the 64 states are depicted, with a maximum value of -19 dB and -11 dB across the 70–90 GHz band, respectively.

The polar chart in Fig. 21 depicts the measured  $S_{21}$  of the 64 phase-shift states at 70/80/90 GHz. The phase of  $S_{21}$  in the polar chart has been normalized, in order to present the results



Fig. 21. Measured  $S_{21}$  of the 64 states in polar chart at 70/80/90 GHz.

more clearly. As indicated, the proposed VMPS can provide relatively consistent phase-shift performance over the whole 70–90 GHz band, using frequency-independent control codes.

In Table I, the performance of the proposed passive VMPS is summarized and compared with the prior-art VMPSs, including passive and active designs. The insertion loss of this VMPS is relatively high, due to the use of all-passive building

blocks and the high operation frequency. Nevertheless, the zero DC power consumption makes this VMPS attractive for large-scaled low-power phased-array systems, compared with the active VMPSs utilizing two VGAs for gain tuning and amplification. Benefiting from the proposed 2-bit control method, this VMPS supports accurate phase tuning with 5.625° phase step and only introduces low gain error, over the whole 70–90 GHz band. Moreover, the frequency-independent control codes can be directly applied at different frequencies in this band, without the need of frequency-dependent compensations or look-up tables.

### VI. CONCLUSION

In this paper, the analysis and design of the bidirectional passive VMPS are presented. For the gain tuning block, the derivations of its transmission and reflection behaviors, and the modeling of gain variations are carried out, guiding the optimizations. The current and power combining topologies are compared, implying that the power combining topology is more suitable for the passive VMPS. The analysis of the forward and backward phase-shift modes proves that the passive VMPS is capable of providing consistent bidirectional phase-shift operation. The proposed passive VMPS is fabricated in 40-nm CMOS technology. It achieves 6-bit phase-shift resolution with low RMS phase error (i.e., < 2.4°) and low gain error (i.e.,  $\pm$  0.6 dB) across the whole 70–90 GHz band.

# REFERENCES

- Multigigabit Wireless Technology at 70 GHz, 80 GHz and 90 GHz. Accessed: Jul. 5, 2020. [Online]. Available: https://web.archive.org/web/ 20120716154135/http://rfdesign.com/mag/605RFDF4.pdf
- [2] Starlink Gen2 FCC Application Narrative Attachment. Accessed: Jul. 5, 2020. [Online]. Available: https://fcc.report/IBFS/SAT-LOA-20200526-00055/2378669
- [3] K. Kibaroglu, M. Sayginer, and G. M. Rebeiz, "A low-cost scalable 32-element 28-GHz phased array transceiver for 5G communication links based on a 2 × 2 beamformer flip-chip unit cell," *IEEE J. Solid-State Circuits*, vol. 53, no. 5, pp. 1260–1274, May 2018.
- [4] B. Sadhu et al., "A 28-GHz 32-element TRX phased-array IC with concurrent dual-polarized operation and orthogonal phase and gain control for 5G communications," *IEEE J. Solid-State Circuits*, vol. 52, no. 12, pp. 3373–3391, Dec. 2017.
- [5] H.-C. Park et al., "A 39 GHz-band CMOS 16-channel phased-array transceiver IC with a companion dual-stream IF transceiver IC for 5G NR base-station applications," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2020, pp. 76–78.
- [6] H.-T. Kim et al., "A 28-GHz CMOS direct conversion transceiver with packaged 2×4 antenna array for 5G cellular system," *IEEE J. Solid-State Circuits*, vol. 53, no. 5, pp. 1245–1259, May 2018.
- [7] A. Natarajan et al., "A fully-integrated 16-element phased-array receiver in SiGe BiCMOS for 60-GHz communications," *IEEE J. Solid-State Circuits*, vol. 46, no. 5, pp. 1059–1075, May 2011.
- [8] W. Lee et al., "Fully integrated 94-GHz dual-polarized TX and RX phased array chipset in SiGe BiCMOS operating up to 105°C," IEEE J. Solid-State Circuits, vol. 53, no. 9, pp. 2512–2531, Sep. 2018.
- [9] S. Mondal, L. R. Carley, and J. Paramesh, "A 28/37 GHz scalable, reconfigurable multi-layer hybrid/digital MIMO transceiver for TDD/FDD and full-duplex communication," in *IEEE Int. Solid-State Circuits Conf.* (ISSCC) Dig. Tech. Papers, San Francisco, CA, USA, Feb. 2020, pp. 82–84.
- [10] S. Shahramian, M. J. Holyoak, A. Singh, and Y. Baeyens, "A fully integrated 384-element, 16-tile, W-band phased array with selfalignment and self-test," *IEEE J. Solid-State Circuits*, vol. 54, no. 9, pp. 2419–2434, Sep. 2019.

- [11] L. Wu, H. F. Leung, A. Li, and H. C. Luong, "A 4-element 60-GHz CMOS phased-array receiver with beamforming calibration," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 64, no. 3, pp. 642–652, Mar. 2017.
- [12] Y. Tousi and A. Valdes-Garcia, "A Ka-band digitally-controlled phase shifter with sub-degree phase precision," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, May 2016, pp. 356–359.
- [13] U. Kodak and G. M. Rebeiz, "Bi-directional flip-chip 28 GHz phased-array core-chip in 45nm CMOS SOI for high-efficiency high-linearity 5G systems," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Honolulu, HI, USA, Jun. 2017, pp. 61–64.
- [14] M. Yaghoobi, M. H. Kashani, M. Yavari, and S. Mirabbasi, "A 56-to-66 GHz CMOS low-power phased-array receiver front-end with hybrid phase shifting scheme," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 67, no. 11, pp. 4002–4014, Nov. 2020.
- [15] W.-T. Li, Y.-C. Chiang, J.-H. Tsai, H.-Y. Yang, J.-H. Cheng, and T.-W. Huang, "60-GHz 5-bit phase shifter with integrated VGA phaseerror compensation," *IEEE Trans. Microw. Theory Techn.*, vol. 61, no. 3, pp. 1224–1235, Mar. 2013.
- [16] F. Ellinger, R. Vogt, and W. Bachtold, "Ultracompact reflective-type phase shifter MMIC at C-band with 360° phase-control range for smart antenna combining," *IEEE J. Solid-State Circuits*, vol. 37, no. 4, pp. 481–486, Apr. 2002.
- [17] H. Zarei, C. T. Charles, and D. J. Allstot, "Reflective-type phase shifters for multiple-antenna transceivers," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 54, no. 8, pp. 1647–1656, Aug. 2007.
- [18] T.-W. Li and H. Wang, "A millimeter-wave fully integrated passive reflection-type phase shifter with transformer-based multi-resonance loads for 360° phase shifting," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 65, no. 4, pp. 1406–1419. Apr. 2018.
- [19] P. Gu and D. Zhao, "Geometric analysis and systematic design of a reflective-type phase shifter with full 360° phase shift range and minimal loss variation," *IEEE Trans. Microw. Theory Techn.*, vol. 67, no. 10, pp. 4156–4166, Oct. 2019.
- [20] D. Pepe and D. Zito, "Two mm-wave vector modulator active phase shifters with novel IQ generator in 28 nm FDSOI CMOS," *IEEE J. Solid-State Circuits*, vol. 52, no. 2, pp. 344–356, Feb. 2017.
- [21] Y. Yu et al., "A 60-GHz 19.8-mW current-reuse active phase shifter with tunable current-splitting technique in 90-nm CMOS," *IEEE Trans. Microw. Theory Techn.*, vol. 64, no. 5, pp. 1572–1584, May 2016.
- [22] A. Townley et al., "A 94-GHz 4TX-4RX phased-array FMCW radar transceiver with antenna-in-package," IEEE J. Solid-State Circuits, vol. 52, no. 5, pp. 1245–1259, May 2017.
- [23] Y.-S. Yeh, B. Walker, E. Balboni, and B. Floyd, "A 28-GHz phased-array receiver front end with dual-vector distributed beamforming," *IEEE J. Solid-State Circuits*, vol. 52, no. 5, pp. 1230–1244, May 2017.
- [24] R. Singh, S. Mondal, and J. Paramesh, "A compact digitally-assisted merged LNA vector modulator using coupled resonators for integrated beamforming transceivers," *IEEE Trans. Microw. Theory Techn.*, vol. 67, no. 7, pp. 2555–2568, Jul. 2019.
- [25] S. Afroz and K.-J. Koh, "W-band (92–100 GHz) phased-array receive channel with quadrature-hybrid-based vector modulator," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 65, no. 7, pp. 2070–2082, Jul. 2018.
- [26] C.-W. Wang, H.-S. Wu, and C.-K.-C. Tzuang, "CMOS passive phase shifter with group-delay deviation of 6.3 ps at K-band," *IEEE Trans. Microw. Theory Techn.*, vol. 59, no. 7, pp. 1778–1786, Jul. 2011.
- [27] M. Chongcheawchamnan, S. Bunnjaweht, D. Kpogla, D. Lee, and I. D. Robertson, "Microwave I-Q vector modulator using a simple technique for compensation of FET parasitics," *IEEE Trans. Microw. Theory Techn.*, vol. 50, no. 6, pp. 1642–1646, Jun. 2002.
- [28] J. Jang, B. Kim, C.-Y. Kim, and S. Hong, "79-GHz digital attenuator-based variable-gain vector-sum phase shifter with high linearity," *IEEE Microw. Wireless Compon. Lett.*, vol. 28, no. 8, pp. 693–695, Aug. 2018.
- [29] T. N. Ross, S. Tiller, K. T. Ansari, and M. Repeta, "A 6-bit phase shifter at E-band using a feedback-controlled variable attenuator," in *Proc. 48th Eur. Microw. Conf. (EuMC)*, Madrid, Spain, Sep. 2018, pp. 800–803.
- [30] T. Sowlati et al., "A 60-GHz 144-element phased-array transceiver for backhaul application," *IEEE J. Solid-State Circuits*, vol. 53, no. 12, pp. 3640–3659, Dec. 2018.
- [31] W. Zhu et al., "A 21 to 30-GHz merged digital-controlled high resolution phase shifter-programmable gain amplifier with orthogonal phase and gain control for 5-G phase array application," in Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC), Boston, MA, USA, Jun. 2019, pp. 67–70.
- [32] J. Wagner et al., "X-type attenuator in CMOS with novel control linearization, very low phase variations and automatic matching," in Proc. Eur. Microw. Integr. Circuit Conf., Nuremberg, Germany, Oct. 2013, pp. 200–203.

- [33] D. M. Pozar, Microwave Engineering. Hoboken, NJ, USA: Wiley, 2009.
   [34] T.-W. Li, J. S. Park, and H. Wang, "A 2-24 GHz 360° full-span differential vector modulator phase rotator with transformer-based polyphase quadrature network," in Proc. IEEE Custom Integr. Circuits Conf. (CICC), San Jose, CA, USA, Sep. 2015, pp. 1-4.
- [35] I. Kalyoncu, A. Burak, M. Kaynak, and Y. Gurbuz, "A 26-GHz vector modulator in 130-nm SiGe BiCMOS achieving monotonic 10-b phase resolution without calibration," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Boston, MA, USA, Jun. 2019, pp. 75–78.
- [36] B.-H. Ku, O. Inac, M. Chang, H.-H. Yang, and G. M. Rebeiz, "A high-linearity 76–85-GHz 16-element 8-transmit/8-receive phased-array chip with high isolation and flip-chip packaging," *IEEE Trans. Microw. Theory Techn.*, vol. 62, no. 10, pp. 2337–2356, Oct. 2014.



**Peng Gu** (Graduate Student Member, IEEE) received the B.Sc. degree in information science and engineering from Southeast University, Nanjing, China, in 2017, where he is currently pursuing the Ph.D. degree.

His current research interests include RF and millimeter-wave integrated circuits for wireless communications and phased-array systems.



**Dixian Zhao** (Member, IEEE) received the B.Sc. degree in microelectronics from Fudan University, Shanghai, China, in 2006, the M.Sc. degree in microelectronics from the Delft University of Technology (TU Delft), The Netherlands, in 2009, and the Ph.D. degree in electrical engineering from the University of Leuven (KU Leuven), Belgium, in 2015.

From 2005 to 2007, he was with Auto-ID Laboratory, Shanghai, China, where he developed the non-volatile memory for passive RFID tags. From

2008 to 2009, he was with Philips Research, Eindhoven, where he designed the 60-GHz beamforming transmitter for presence detection radar. From 2009 to 2010, he was a Research Assistant with TU Delft, working on the 94-GHz wideband receiver for imaging radar. From 2010 to 2015, he was a Research Associate with KU Leuven, where he developed several world-class 60-GHz and E-band transmitters and power amplifiers. Since April 2015, he has joined Southeast University, China, where he is currently a Full Professor. His current research interests include millimeter-wave integrated circuits, transceivers and phased-array systems for 5G, satellite, radar, and wireless power transfer applications.

He serves as a Technical Program Committee (TPC) Member or the Sub-Committee chair of several conferences, including the IEEE European Solid-State Circuits Conference (ESSCIRC), IEEE Asian Solid-State Circuits Conference (A-SSCC), IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA). He also serves as an Associated Editor of IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS—I: REGULAR PAPERS. He was a recipient of the Innovative and Entrepreneurial Talent of Jiangsu Province in 2016, the IEEE Solid-State Circuits Society Predoctoral Achievement Award in 2014, the Chinese Government Award for Outstanding Students Abroad in 2013, the Top-Talent Scholarship from TU Delft in 2007 and 2008. He has authored or coauthored more than 50 peer-reviewed journal and conference papers, one book, two book chapters.



**Xiaohu You** (Fellow, IEEE) received the M.S. and Ph.D. degrees in electrical engineering from Southeast University, Nanjing, China, in 1985 and 1988, respectively.

Since 1990, he has been with the National Mobile Communications Research Laboratory, Southeast University, where he is currently the Director and a Professor. From 1999 to 2002, he was the Principal Expert of the C3G Project, responsible for organizing China's 3G Mobile Communications Research and Development Activities. From 2001 to 2006,

he was the Principal Expert of the China National 863 Beyond 3G FuTURE Project. Since 2013, he has been the Principal Investigator of China National 863 5G Project. He has contributed more than 200 IEEE journal articles and two books in the areas of adaptive signal processing and neural networks and their applications to communication systems. His research interests include mobile communication systems and signal processing and its applications.

Prof. You was selected as an IEEE Fellow for his contributions to the development of mobile communications in China in 2011. He was a recipient of the National 1st Class Invention Prize in 2011. He served as the General Chair for the IEEE Wireless Communications and Networking Conference 2013, the IEEE Vehicular Technology Conference 2016, and the IEEE International Conference on Communications 2019. He is currently the Secretary General of the FuTURE Forum, the Vice Chair of the China IMT-2020 Promotion Group, and the Vice Chair of China National Mega Project on New Generation Mobile Network.